首页 | 本学科首页   官方微博 | 高级检索  
     

一种不带校正SFDR为85.2dB的14位100兆流水线模数转换器
引用本文:赵南,罗华,魏琦,杨华中.一种不带校正SFDR为85.2dB的14位100兆流水线模数转换器[J].半导体学报,2014,35(7):075006-6.
作者姓名:赵南  罗华  魏琦  杨华中
基金项目:National Science Foundation for Young Scientists of China (Grant No. 61306029);National High Technology Research and Development Program of China (“863” program, Grant No. 2013AA014103)。
摘    要:This paper describes a 14-bit 100-MS/s calibration-free pipelined analog-to-digital converter (ADC). Choices for stage resolution as well as circuit topology are carefully considered to obtain high linearity without any calibration algorithm. An adjusted timing diagram with an additional clock phase is proposed to give residue voltage more settling time and minimize its distortion. The ADC employs an LVDS clock input buffer with low-jitter consideration to ensure good performance at high sampling rate. Implemented in a 0.18-μm CMOS technology, the ADC prototype achieves a spurious free dynamic range (SFDR) of 85.2 dB and signal-to-noise-and-distortion ratio (SNDR) of 63.4 dB with a 19.1-MHz input signal, while consuming 412-mW power at 2.0-V supply and occupying an area of 2.9 × 3.7 mm^2.

关 键 词:流水线模数转换器  SFDR  校准  MS  dB  电路拓扑结构  CMOS技术  输入信号

A 14-bit 100-MS/s 85.2-dB SFDR pipelined ADC without calibration
Zhao Nan,Luo Hu,Wei Qi and Yang Huazhong.A 14-bit 100-MS/s 85.2-dB SFDR pipelined ADC without calibration[J].Chinese Journal of Semiconductors,2014,35(7):075006-6.
Authors:Zhao Nan  Luo Hu  Wei Qi and Yang Huazhong
Affiliation:Division of Circuits and Systems, Department of Electronic Engineering, Tsinghua University, Beijing 100084, China;Division of Circuits and Systems, Department of Electronic Engineering, Tsinghua University, Beijing 100084, China;Division of Circuits and Systems, Department of Electronic Engineering, Tsinghua University, Beijing 100084, China;Division of Circuits and Systems, Department of Electronic Engineering, Tsinghua University, Beijing 100084, China
Abstract:analog-to-digital converter ADC pipeline calibration-free timing clock buffer
Keywords:analog-to-digital converter  ADC  pipeline  calibration-free  timing  clock buffer
本文献已被 维普 等数据库收录!
点击此处可从《半导体学报》浏览原始摘要信息
点击此处可从《半导体学报》下载全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号