首页 | 本学科首页   官方微博 | 高级检索  
     


Built-in Self Test Based on Multiple On-Chip Signature Checking
Authors:Mohammed Fadle Abdulla  CP Ravikumar  Anshul Kumar
Affiliation:(1) Department of Electrical and Electronic Engineering, Faculty of Engineering, University of Aden, Yemen;(2) Department of Electrical Engineering, Indian Institute of Technology, New Delhi, 110016, India;(3) Department of Computer Science & Engineering, Indian Institute of Technology, New Delhi, 110016, India
Abstract:We propose an improved BIST architecture which supports on-chip comparison of signatures at no significant increase in area. The proposed test architecture reduces detection latency and eliminates the lengthy scan-out phase from each test session by allowing testing and on-chip signature comparison of multiple intermediate signatures to occur concurrently. The work is based on a novel procedure to implement the multiple on-chip signature checking. We show that such a test method gives significant improvements in test application time and aliasing probability. This paper also presented two techniques to minimize the test area overhead with a very small test time overhead compare to the conventional schemes. These techniques resulted in up to 80% savings in test area overhead for some High-level synthesis benchmark circuits. This paper also presents an aliasing analysis of the proposed scheme.
Keywords:BIST  multiple signature comparison testing  aliasing probability
本文献已被 SpringerLink 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号