首页 | 本学科首页   官方微博 | 高级检索  
     


A 600-MHz VLIW DSP
Authors:Agarwala  S Anderson  T Hill  A Ales  MD Damodaran  R Wiley  P Mullinnix  S Leach  J Lell  A Gill  M Rajagopal  A Chachad  A Agarwala  M Apostol  J Krishnan  M Duc Bui Quang An Nagaraj  NS Wolf  T Elappuparackal  TT
Affiliation:Texas Instruments Inc., Dallas, TX;
Abstract:A 600-MHz VLIW digital signal processor (DSP) delivers 4800 MIPS, 2400 (16 b) or 4800 (8 b) million multiply accumulates (MMACs) at 0.3 mW/MMAC (16 b). The chip has 64M transistors and dissipates 719 mW at 600 MHz and 1.2 V, and 200 mW at 300 MHz and 0.9 V. It has an eight-way VLIW DSP core, a two-level memory system, and an I/O bandwidth of 2.4 GB/s. The chip integrates a c64X DSP core with Viterbi and turbo decoders. Architectural and circuit design approaches to achieve high performance and low power using a semi-custom standard cell methodology, while maintaining backward compatibility, are described. The chip is implemented in a 0.13-/spl mu/m CMOS process with six layers of copper interconnect.
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号