首页 | 本学科首页   官方微博 | 高级检索  
     


Accurate on-chip interconnect evaluation: a time-domain technique
Authors:Soumyanath  K Borkar  S Chunyan Zhou Bloechel  BA
Affiliation:Intel Corp., Hillsboro, OR;
Abstract:This paper describes an on-chip sampling and measurement technique for accurate (<15 ps) evaluation of interconnect delays and coupled noise. We have used this nonintrusive time-domain technique to extract in situ driver/receiver waveforms, propagation delays, and coupled noise in 120 interconnect structures. The effects studied include multiple AC returns through active devices, gridded planes on adjacent layers, via impedances, variable driver impedances, and noise in bus structures. The results provide a comprehensive evaluation of interconnect delays and noise in a 1.8 V, 0.25 μm process
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号