Designing of low-power data oriented adders |
| |
Authors: | Ireneusz Brzozowski Andrzej Kos |
| |
Affiliation: | AGH University of Science and Technology, Department of Electronics, Krakow, Poland |
| |
Abstract: | The paper presents an idea of designing of low-power adders addressed to specific data processing. Mainly, the idea consists in proper choosing of 1-bit full adder cells for given probability of summed data, to obtain reduction in consumed power. Additionally different structures of the cells can be used, in one design, if it leads to reduction of power dissipation. To proper choice of structures of 1-bit full adders theirs energy characteristic versus summed data is needed. So, at the beginning we present results of assessment of a few 1-bit adder cells selected from literature and designed in UMC180 CMOS technology. The extended model of power consumption, taking into consideration input vector changes, was used, giving more accurate values than traditional model based on switching activity only. Thanks to the use of this model, obtained results allow detailed analysis of 1-bit adders on account of the using them in designing of low-power multi-bit adders summing specific data. Based on the results of analyses and given characteristic of summed data, appropriate full adder cells can be chosen to the final design of low-power data oriented adder. In specific case, cells which are made in different techniques can be used in multi-bit adder. A few examples are shown at the end of the paper. |
| |
Keywords: | Adder Data oriented low-power design Power consumption Energy parameters assessment CMOS technology Layout design |
本文献已被 ScienceDirect 等数据库收录! |
|