首页 | 本学科首页   官方微博 | 高级检索  
     


A 1-V 10-MHz clock-rate 13-bit CMOS ΔΣ modulator usingunity-gain-reset op amps
Authors:Keskin   M. Un-Ku Moon Temes   G.C.
Affiliation:Dept. of Electr. & Comput. Eng., Oregon State Univ., Corvallis, OR;
Abstract:The problem of low-voltage operation of switched-capacitor circuits is discussed, and several solutions based on using unity-gain-reset of the opamps are proposed. Due to the feedback structure, the opamps do not need to be switched off during the reset phase of the operation, and hence can be clocked at a high rate. A low-voltage ΔΣ modulator, incorporating pseudodifferential unity-gain-reset opamps, is described. A test chip, realized in a 0.35-μm CMOS process and clocked at 10.24 MHz, provided a dynamic range of 80 dB and a signal-to-noise+distortion (SNDR) ratio of 78 dB for a 20-kHz signal bandwidth, and a dynamic range of 74 dB and SNDR of 70 dB for a 50-kHz bandwidth, with a 1-V supply voltage
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号