首页 | 本学科首页   官方微博 | 高级检索  
     

基于FPGA的DDR3控制器设计
引用本文:宗凯.基于FPGA的DDR3控制器设计[J].电子测量技术,2017,40(1):118-122.
作者姓名:宗凯
作者单位:河海大学计算机与信息学院 南京 211100
摘    要:作为SDRAM的第3代动态同步存储器,DDR3以其高速率存储、大容量、低功耗以及良好的兼容性得到广泛应用.基于目前高速信号存储领域对存储性能要求越来越高,利用Virtex-7系列FPGA实现了DDR3控制器,自行设计用户接口模块有效控制数据读写.该DDR3控制器有效解决了目前存储器速率有限、功耗较大、带宽较低的问题.最终通过Modelsim仿真平台进行功能仿真验证,并且在硬件平台测试,验证了该控制器稳定性好,占用资源少以及可移植性强.

关 键 词:DDR3  SDRAM  FPGA  modelsim

Design of DDR3 controller based on FPGA
Zong Kai.Design of DDR3 controller based on FPGA[J].Electronic Measurement Technology,2017,40(1):118-122.
Authors:Zong Kai
Affiliation:School of computer and information, Hohai University, Nanjing 211100
Abstract:As the third generation SDRAM dynamic synchronous memory,DDR3 has been widely used for its high speed,large capacity,low power consumption and good compatibility.Because of the requirements of the current high speed signal storage area of storage performance becoming more and more high,this paper uses the Virtex-7 FPGA to achieve the DDR3 controller,designed the user interface module to effectively control the data read and write.The DDR3 memory controller is an effective solution to the current rate is limited,a larger power and low bandwidth problems.Finally,using the Modelsim simulation platform for functional simulation,and in the hardware platform test,the stability of the controller is good,the occupation of less resources and strong portability.
Keywords:DDR3  SDRAM  FPGA  modelsim
本文献已被 万方数据 等数据库收录!
点击此处可从《电子测量技术》浏览原始摘要信息
点击此处可从《电子测量技术》下载全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号