首页 | 本学科首页   官方微博 | 高级检索  
     


A study of analog decision feedback equalization for ADC-Based serial link receivers
Affiliation:1. Department of Orthopedics, Ningbo Sixth Hospital, China;2. Department of Orthopedics, Shangyu People’s Hospital of Shaoxing, China;3. Department of Orthopedics Trauma Surgery, RWTH Aachen Univer- sity, Germany;1. Physics Department, Nelson Mandela Metropolitan University – Centre for Broadband Communication, P. O. Box 77000, Port Elizabeth 6031, South Africa;2. Square kilometer Array SKA South Africa, South Africa;1. Air and Missile Defense College, Air Force Engineering University, Xi''an 710051, China;2. Institute of Microelectronics of Chinese Academy of Sciences, Beijing 100029, China;3. Department of Computer Science, Liverpool John Moores University, Byrom Street, Liverpool L3 3AF, United Kingdom;4. School of Computer Science, University of Lincoln, Lincoln LN6 7TS, United Kingdom;5. Institute of Microelectronics, Tsinghua University, Beijing 100084, China;6. Department of Electrical and System Engineering, Washington University, St. Louis, MO 63130, United States
Abstract:High-speed serial link receivers based on analog-to-digital converters (ADCs) provide better programmability with different channel characteristics and the possibility of employing powerful signal equalization techniques in the digital domain. However, complexity and power consumption are still major issues in adopting such receivers in high-speed applications when compared to traditional binary or mixed-signal approaches. Embedded decision feedback equalization (DFE) before ADC quantization can relax the design requirements of both the ADC and post-ADC digital processing. This paper studies the impact of embedded analog DFE on voltage margin improvement of an ADC-based receiver through worst-case analysis. An analytical expression for the link bit-error-rate (BER) with analog DFE is derived and validated through simulations. An empirical study is conducted that evaluates the achievable BER of embedded analog DFE as a function of the channel inter-symbol interference (ISI) and ADC resolution. A channel-dependent parameter is introduced and employed to quantify the BER improvement achieved by embedding analog DFE in a receiver. A prototype receiver with embedded DFE is designed and laid out in a 130 nm CMOS process and achieves 4.64-bits peak ENOB and 4.08 pJ/conv.-step FOM at a 1.6-GS/s sampling rate. The BER performance of the receiver over high-loss FR4 channels at 1.6 Gb/s is evaluated and used to validate the simulation results.
Keywords:Analog-to-digital converter  Analog decision feedback equalization  Bit-error-rate  Flash ADC  Serial link receiver
本文献已被 ScienceDirect 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号