ALTO: an iterative area/performance tradeoff algorithm forLUT-based FPGA technology mapping |
| |
Authors: | Juinn-Dar Huang Jing-Yang Jou Wen-Zen Shen |
| |
Affiliation: | Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu; |
| |
Abstract: | In this paper, we propose an iterative area/performance tradeoff algorithm for look-up table (LUT)-based field programmable gate array (FPGA) technology mapping. First, it finds an area-optimized, performance-considered initial network by a modified area optimization technique. Then, an iterative algorithm consisting of several resynthesizing techniques is applied to trade the area for the performance in the network gracefully. Experimental results show that this approach can efficiently provide a complete set of mapping solutions from the area-optimized one to the performance-optimized one for the given design. Furthermore, these two extreme solutions produced by our algorithm outperform the results provided by most existing algorithms. Therefore, our algorithm is very useful for the timing-driven, LUT-based FPGA synthesis |
| |
Keywords: | |
|
|