首页 | 本学科首页   官方微博 | 高级检索  
     


Super thin-film transistor with SOI CMOS performance formed by anovel grain enhancement method
Authors:Wang  H Chan  M Jagar  S Poon  VMC Qin  M Wang  Y Ko  PK
Affiliation:Dept. of Electr. & Electron. Eng., Hong Kong Univ. of Sci. & Technol., Kowloon;
Abstract:High performance super TFTs with different channel widths and lengths, formed by a novel grain enhancement method, are reported. High temperature annealing has been utilized to enhance the polysilicon grain and improve the quality of silicon crystal after low temperature MILC treatment on amorphous silicon. With device scaling, it is possible to fabricate the entire transistor on a single grain, thus giving the performance of single crystal SOI MOSFET. The effects of grain boundaries on device performance have been studied, indicating the existence of extra leakage current paths caused by the grain boundaries traversing the channel, which induced subthreshold hump and early punchthrough of wide devices. The probability for the channel region of a TFT to cover multiple grains decreases significantly when the device is scaled down, resulting in better device performance and higher uniformity
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号