首页 | 本学科首页   官方微博 | 高级检索  
     


A novel low temperature integration of hybrid CMOS devices on flexible substrates
Authors:S. Gowrisanker   M.A. Quevedo-Lopez   H.N. Alshareef   B.E. Gnade   S. Venugopal   R. Krishna   K. Kaftanoglu  D.R. Allee
Affiliation:aDepartment of Materials Science and Engineering, University of Texas at Dallas, Richardson, TX 75080, United States;bFlexible Display Center, Arizona State University, Tempe, AZ 85284, United States
Abstract:In this work we demonstrate a novel integration approach to fabricate CMOS circuits on plastic substrates (poly-ethylene naphthalate, PEN). We use pentacene and amorphous silicon (a-Si:H) thin-film transistors (TFTs) as p-channel and n-channel devices, respectively. The maximum processing temperature for n-channel TFTs is 180 °C and 120 °C for the p-channel TFTs. CMOS circuits demonstrated in this work include inverters, NAND, and NOR gates. Carrier mobilities for nMOS and pMOS after the CMOS integration process flow are 0.75 and 0.05 cm2/V s, respectively. Threshold voltages (Vt) are 1.14 V for nMOS and −1.89 V for pMOS. The voltage transfer curve of the CMOS inverter showed a gain of 16. Correct logic operation of integrated flexible NAND and NOR CMOS gates is also demonstrated. In addition, we show that the pMOS gate dielectric is likely failing after electrical stress.
Keywords:Flexible electronics   Hybrid CMOS   NAND gate   NOR gate
本文献已被 ScienceDirect 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号