首页 | 本学科首页   官方微博 | 高级检索  
     

A Test Approach for Look-Up Table Based FPGAs
作者姓名:Ehsan  Atoofian  and  Zainalabedin  Navabi
作者单位:Department of Electrical and Computer Engineering, University of Tehran, 14399 Tehran, Iran
摘    要:This paper describes a test architecture for minimum number of test configurations in test of FPGA (Field Programmable Gate Array) LUTs (Look Up Tables). The test architecture includes a TPG (Test Pattern Generator) that is tested while it is generating test data for LEs (Logic Elements) that form the CUT (Circuit Under Test). This scheme eliminates the need for switching LEs between CUT, TPG and ORA (Output Response Analyzer) and having to perform many more reconfiguratioas of the FPGA. An external ORA locates faults of the FPGA under test. In addition to the LUTs, a scheme is presented for testing other parts of LEs. Compared with other methods, the presented scheme uses the least number of reconfigurations of an FPGA for its LUT testing.

关 键 词:FPGA测试  记忆测试  可编程阵列  逻辑元素
收稿时间:2004-06-15
修稿时间:2004-06-152005-09-29

A Test Approach for Look-Up Table Based FPGAs
Ehsan Atoofian and Zainalabedin Navabi.A Test Approach for Look-Up Table Based FPGAs[J].Journal of Computer Science and Technology,2006,21(1):141-146.
Authors:Ehsan Atoofian  Zainalabedin Navabi
Affiliation:(1) Department of Electrical and Computer Engineering, University of Tehran, 14399 Tehran, Iran
Abstract:This paper describes a test architecture for minimum number of test configurations in test of FPGA (Field Programmable Gate Array) LUTs (Look Up Tables). The test architecture includes a TPG (Test Pattern Generator) that is tested while it is generating test data for LEs (Logic Elements) that form the CUT (Circuit Under Test). This scheme eliminates the need for switching LEs between CUT, TPG and ORA (Output Response Analyzer) and having to perform many more reconfigurations of the FPGA. An external ORA locates faults of the FPGA under test. In addition to the LUTs, a scheme is presented for testing other parts of LEs. Compared with other methods, the presented scheme uses the least number of reconfigurations of an FPGA for its LUT testing.
Keywords:FPGA testing  BIST  LUT testing  memory testing  TPG with LE
本文献已被 CNKI 维普 万方数据 SpringerLink 等数据库收录!
点击此处可从《计算机科学技术学报》浏览原始摘要信息
点击此处可从《计算机科学技术学报》下载全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号