首页 | 本学科首页   官方微博 | 高级检索  
     

基于半速率锁相环的5Gb/s CMOS单片时钟恢复电路
引用本文:仇应华,王志功,朱恩,冯军,熊明珍,章丽.基于半速率锁相环的5Gb/s CMOS单片时钟恢复电路[J].固体电子学研究与进展,2006,26(1):72-76.
作者姓名:仇应华  王志功  朱恩  冯军  熊明珍  章丽
作者单位:东南大学射频与光电集成电路研究所,南京,210096
摘    要:利用TSMC的O.18μm CMOS工艺,设计实现了单片集成的5 Gb/s锁相环型时钟恢复电路。该电路采用由半速率鉴相器、四相位环形电流控制振荡器、电荷泵以及环路滤波器组成的半速率锁相环结构。测试表明:在输入速率为5 Gb/s、长度为211-1伪随机序列的情况下,恢复出时钟的均方根抖动为4.7 ps。在偏离中心频率6MHz频率处的单边带相位噪声为-112.3 dBe/Hz。芯片面积仅为0.6mm×O.6 mm,采用1.8 V电源供电,功耗低于90 mW。

关 键 词:时钟恢复  非线性鉴相器  锁相环  电流控制振荡器  互补金属氧化物半导体
文章编号:1000-3819(2006)01-072-05
收稿时间:2005-03-16
修稿时间:2005-04-14

5 Gb/s CMOS Monolithic Clock Recovery Circuit Based on Half-rate Phase-locked Loop
QIU Yinghua,WANG Zhigong,ZHU En,FENG Jun,XIONG Mingzhen,ZHANG Li.5 Gb/s CMOS Monolithic Clock Recovery Circuit Based on Half-rate Phase-locked Loop[J].Research & Progress of Solid State Electronics,2006,26(1):72-76.
Authors:QIU Yinghua  WANG Zhigong  ZHU En  FENG Jun  XIONG Mingzhen  ZHANG Li
Abstract:A 5 Gb/s monolithic phase-locked clock recovery circuit is designed and realized in a 0. 18 μm CMOS technology. A half rate bang-bang phase detector and a four-phase ring current-controlled oscillator incorporated with a charge-pump build up half-rate phase-locked loop (PLL) architecture. The measured rms jitter of recovered clock signal is 4. 7 ps under the stimulation of a 2-1-bit-long pseudorandom bit sequence at the bit rate of 5 Gb/s. The phase noise is - 112. 3 dBc/Hz at the 6 MHz offset. The chip area is only 0. 6 mm×0. 6 mm and the DC power consumption is less than 90 mW under a single 1. 8 V supply.
Keywords:clock recovery  bang-bang phase-detector  PLL  current-controlled oscillator (CCO)  CMOS
本文献已被 CNKI 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号