首页 | 本学科首页   官方微博 | 高级检索  
     


A 50-Gb/s 10-mW Analog Equalizer Using Transformer Feedback Technique in 65-nm CMOS Technology
Authors:Jian-Hao Lu Shen-Iuan Liu
Affiliation:Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan;
Abstract:A 50-Gb/s low-power analog equalizer has been realized in 65-nm CMOS technology. This equalizer adopts the proposed transformer feedback technique to achieve a peaking gain of 18 dB at 25 GHz and low-power dissipation. The whole equalizer without the output buffer consumes 10 mW from a 1-V supply. The chip occupies 0.35 times 0.27 mm2. For a 50-Gb/s pseudorandom bit sequence of 27 - 1 , the measured bit error rate is less than 10-12, and the measured maximum root-mean-square and peak-to-peak jitters are 2.7 and 12.4 ps, respectively.
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号