首页 | 本学科首页   官方微博 | 高级检索  
     


Ruggedness of Integrated VDMOS Transistors Under TLP Stress
Authors:Moens   P. Bychikhin   S. Pogany   D.
Affiliation:AMI Semicond. Besloten Vennootschap met Beperkte, Westerring;
Abstract:The ruggedness of integrated vertical DMOS transistors under transmission line pulsing stress is experimentally investigated at current levels close to the thermal failure current. In addition to the parasitic vertical bipolar closest to the n-sinker contact, the lateral n-p-n transistor with the p-type junction termination as a base also goes into avalanche and supports the total current. As such, the total heat generation in the transistor is shared over a larger cross section, reducing the peak temperature. Along the device width, multiple traveling current filaments are observed; the speed of each individual filament is decreasing with the stress current. A model to predict the normalized thermal failure current Itf as a function of the device width is proposed. It is shown that Itf follows a ~W -0.5 dependence
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号