首页 | 本学科首页   官方微博 | 高级检索  
     


Low-Power CMOS Interface for Recording and Processing Very Low Amplitude Signals
Authors:A Harb  Y Hu  M Sawan  A Abdelkerim  MM Elhilali
Affiliation:(1) Dipartimento di Ingegneria dell’Informazione, Universit? di Pisa, via G. Caruso 16, 56122 Pisa, Italy;(2) CNM-IMB: Centro Nacional de Microelectr?nica-Instituto de Microelectr?nica de Barcelona, 08193 Bellaterra, Barcelona, Spain;(3) IEIIT Pisa—CNR, via G. Caruso 16, 56122 Pisa, Italy
Abstract:In this paper, we describe a low-power low-voltage CMOS very low signal acquisition analog front-end of sensor electronic interfaces. These interfaces are mainly dedicated to biomedical implantable devices. In this work, we focus on the implantable bladder controller. Since the nerve signal has very low amplitude and low frequency, it is, at first fed to a low-voltage chopper amplifier to reduce the flicker (1/f) noise and then amplified with a programmable gain high CMRR instrumentation amplifier. This is followed by an analog signal processing circuit to rectify and bin-integrate (RBI) the amplified signal. The resulting RBI is then converted to digital and transferred to the implant's central processor where information about bladder can be extracted. The numerous analog modules of the system have been implemented in CMOS 0.35 μm, 3.3 V technology. The design, simulation and measurement results of the proposed interface are presented. At supply voltage of 2.2 V the power dissipation is less than 1.4 mW, the input equivalent noise is 56 nV/ $\sqrt {{\text{Hz}}} $ and the error in RBI calculation is less than 0.15%.
Keywords:
本文献已被 SpringerLink 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号