首页 | 本学科首页   官方微博 | 高级检索  
     


Sleep switch dual threshold voltage domino logic with reduced subthreshold and gate oxide leakage current
Authors:Zhiyu Liu  Volkan Kursun
Affiliation:Department of Electrical and Computer Engineering, University of Wisconsin - Madison, Madison, WI 53706-1691, USA
Abstract:A circuit technique is proposed in this paper for simultaneously reducing the subthreshold and gate oxide leakage power consumption in domino logic circuits. PMOS-only sleep transistors and a dual threshold voltage CMOS technology are utilized to place an idle domino logic circuit into a low leakage state. Sleep transistors are added to the dynamic nodes in order to reduce the subthreshold leakage current by strongly turning off all of the high threshold voltage transistors. Similarly, the sleep switches added to the output nodes suppress the voltages across the gate insulating layers of the transistors in the fan-out gates, thereby minimizing the gate tunneling current. The proposed circuit technique lowers the total leakage power by 88 to 97% as compared to the standard dual threshold voltage domino logic circuits. Similarly, a 22 to 44% reduction in the total leakage power is observed as compared to a previously published sleep switch scheme in a 45 nm CMOS technology.
Keywords:Domino logic   Dual threshold voltage   Gate oxide tunneling   Sleep switch   Subthreshold leakage current
本文献已被 ScienceDirect 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号