A high resolution frequency multiplier for clock signal generation |
| |
Authors: | Fried R. Rosin E. |
| |
Affiliation: | Electron. Lab., Swiss Federal Inst. of Technol., Lausanne; |
| |
Abstract: | This paper presents a high resolution frequency multiplier (FMUL) with the ability to multiply frequency with a programmable high multiplication factor, in the order of 102-104 and of the form N/M. It was designed for chip-sets that use a real time clock (32768 Hz) for power-save operation, and an additional high-frequency oscillator, in the range of 40-60 MHz, for regular operation. Using the FMUL spares the need for the additional high-frequency oscillator. The FMUL's frequency resolution is 100 ppm, and its jitter is less than 200 ps. The circuit is designed to work with 25 V supply voltage. It is implemented in a standard 0.8 pm N-well CMOS process, and its area is 0.48 mm2 |
| |
Keywords: | |
|
|