A new testing acceleration chip for low-cost memory tests |
| |
Authors: | Inoue M. Yamada T. Fujiwara A. |
| |
Affiliation: | Matsushita Electric Ind. Co. Ltd., Osaka; |
| |
Abstract: | It is argued that the development of semiconductor memories has reached a turning point. In the multimegabit dynamic random access memories (DRAMs) of the future, major factors contributing to the chip cost are process complexity, die size, equipment cost, and test cost. If conventional test methods are used, test costs will grow at an especially rapid rate. A memory test concept called the testing acceleration chip, which could reduce future test costs a hundredfold and yet maintain AC testing reliability, is presented |
| |
Keywords: | |
|
|