首页 | 本学科首页   官方微博 | 高级检索  
     

一种基于JTAG接口的片上调试与性能分析方法
引用本文:高瑛珂,王琪,李泉泉,张铁军,侯朝焕. 一种基于JTAG接口的片上调试与性能分析方法[J]. 微电子学与计算机, 2012, 29(7): 68-71
作者姓名:高瑛珂  王琪  李泉泉  张铁军  侯朝焕
作者单位:1. 中国科学院研究生院,北京100190 中国科学院声学研究所,北京100190
2. 中国科学院声学研究所,北京,100190
摘    要:介绍了一种复用JTAG标准接口来实现处理器片上调试和性能分析的方法.以SuperV DSP处理器为研究对象,通过设计调试和性能分析模块以及相应指令,实现了运行控制,断点设置等调试功能以及统计执行周期数,Cache缺失率等性能分析数据的功能,极大地方便软件开发和应用程序优化,同时对处理器性能和功耗影响甚微.

关 键 词:JTAG  片上调试  性能分析  复用  SuperV处理器

A Method of On-Chip-Debugger and Performance Analysis Based on JTAG Interface
GAO Ying-ke,WANG Qi,LI Quan-quan,ZHANG Tie-jun,HOU Chao-huan. A Method of On-Chip-Debugger and Performance Analysis Based on JTAG Interface[J]. Microelectronics & Computer, 2012, 29(7): 68-71
Authors:GAO Ying-ke  WANG Qi  LI Quan-quan  ZHANG Tie-jun  HOU Chao-huan
Affiliation:1 Graduate University of Chinese Academy of Sciences,Beijing 100190,China; 2 Institute of Acoustics,Chinese Academy of Sciences,Beijing 100190,China)
Abstract:This paper introduces a kind of method to achieve processor on-chip debugging and performance analysis by reusing JTAG interface.With SuperV DSP as the research prototype,in the scheme both debugger and performance analysis modules are designed and the corresponding instructions are extended to provide the following capabilities for on-chip debugging and performance analysis: run-control,breakpoint setting,the execution cycle numbers and cache missing rate counting.Software development and application optimization are greatly facilitated,with little effect on the processor performance and power consumption.
Keywords:JTAG  on-chip-debug  performance analysis  reuse  SuperV processor
本文献已被 CNKI 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号