首页 | 本学科首页   官方微博 | 高级检索  
     

用于H.264编解码的面向HDTV应用的动态可重构多变换VLSI结构
引用本文:洪琪,曹伟,童家榕.用于H.264编解码的面向HDTV应用的动态可重构多变换VLSI结构[J].电子学报,2011,39(5):1059-1063.
作者姓名:洪琪  曹伟  童家榕
作者单位:复旦大学专用集成电路与系统国家重点实验室,上海,201203
基金项目:专用集成电路与系统国家重点实验室重点课题,专用集成电路与系统国家重点实验室开放课题
摘    要:提出了一种新的支持MPEG-4 AVC/H.264标准4×4整数变换的动态可重构结构.首先,针对4×4正反变换分别推导了两个新的二维直接信号流图.进而设计了一个面向HDTV应用的动态可重构多变换结构.该结构无需转置寄存器且计算单元仅需16个加法器(减法器).采用0.18μm CMOS工艺实现了该电路结构.结果表明,最高...

关 键 词:H.264  整数变换  动态可重构结构  信号流图
收稿时间:2010-09-21

A Dynamic Reconfigurable H.264 Multi-Transform VLSI Architecture for HDTV Application
HONG Qi,CAO Wei,TONG Jia-rong.A Dynamic Reconfigurable H.264 Multi-Transform VLSI Architecture for HDTV Application[J].Acta Electronica Sinica,2011,39(5):1059-1063.
Authors:HONG Qi  CAO Wei  TONG Jia-rong
Affiliation:HONG Qi,CAO Wei,TONG Jia-rong(State Key Laboratory of ASIC and System,Fudan University,Shanghai 201203,Chian)
Abstract:This paper presents a new dynamic reconfigurable architecture of the 4×4 integer transforms for the MPEG-4 AVC /H.264 standard.Two novel 2-D direct signal flow graphs of the 4×4 forward and inverse transforms for H.264 are proposed.A dynamic reconfigurable multi-transform architecture without using transpose memory is proposed on the basis of the new SFGs.There are 16 adders (subtractors) in it.Our design is implemented with 0.18um CMOS technology.The optimum clock frequency of the circuit for the multiple transforms is 200MHz which achieves 800Mpixels/s data throughput rate with the area cost of 5140 gates and the power dissipation of 15.64 mW.Under a clock frequency of 100 Mhz,the architecture allows the real-time processing of HDTV 1080P.Compared with the existing architectures,our design is more efficient in terms of area and power dissipation for HDTV application.
Keywords:H  264
本文献已被 CNKI 万方数据 等数据库收录!
点击此处可从《电子学报》浏览原始摘要信息
点击此处可从《电子学报》下载全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号