首页 | 本学科首页   官方微博 | 高级检索  
     

基于51核的AES算法高速硬件设计与实现
引用本文:曾小波,易志中,焦歆.基于51核的AES算法高速硬件设计与实现[J].电子科技,2016,29(1):36.
作者姓名:曾小波  易志中  焦歆
作者单位:(1.湖南理工职业技术学院 太阳能工程系,湖南 湘潭 411104;2.上海滕维信息科技有限公司,上海 200072)
基金项目:湖南省教育厅科研基金资助项目(13C380)
摘    要:为提高算法的效率,降低密钥运算的复杂度,提升密钥抵抗强力攻击和时间攻击能力,提出一种AES的算法方案。阐述了AES算法原理及片上系统执行AES的工作流程,基于8051软核AES算法IP原理、设计流程以及硬件模块的实现方案,并给出了效率分析及在硬件平台上的验证结果。仿真结果显示,用查表法实现AES,其IP核具有高效性,并可为密码SoC产品的开发体统算法引擎支持。相比较于以往的算法模型,该方案用少量面积换取速度,大幅提高了算法的效率,因此具备良好的应用价值。

关 键 词:对称加密  AES算法  IP核  片上系统  解密  

High-Speed Hardware Design and Implementation of AES Algorithm Based on 51 Core
ZENG Xiaobo,YI Zhizhong,JIAO Xin.High-Speed Hardware Design and Implementation of AES Algorithm Based on 51 Core[J].Electronic Science and Technology,2016,29(1):36.
Authors:ZENG Xiaobo  YI Zhizhong  JIAO Xin
Affiliation:(1.Department of Solar Engineering,Hunan Vocational College of Science and Technology,Xiangtan 411104,China; 2.Shanghai Tengwei Information Technology Co.,Ltd.,Shanghai 200072,China)
Abstract:An AES algorithm scheme is proposed for higher algorithm efficiency,lower complexity of key operations and better resistance of the key against brute-force attack and time attack.The AES principles and its on-chip implementation based on 8051 soft-core are presented with workflow system and hardware modules design given.The efficiency analysis and verification results on the hardware platform are provided.Simulation results show that the AES IP core by look-up table method has high efficiency,and offers support for algorithm engine in the SoC decency password product development.A substantial increase in the efficiency of the algorithm is achieved at the mere cost of a small area of the exchange rate compared with conventional algorithms.
Keywords:symmetric encryption  AES algorithm  IP core  system on chip  decryption  
本文献已被 万方数据 等数据库收录!
点击此处可从《电子科技》浏览原始摘要信息
点击此处可从《电子科技》下载全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号