首页 | 本学科首页   官方微博 | 高级检索  
     

基于FPGA的LDPC编码器设计与实现
引用本文:王国栋,李锦明,郑志旺,田登辉. 基于FPGA的LDPC编码器设计与实现[J]. 测试科学与仪器, 2021, 12(1): 12-19. DOI: 10.3969/j.issn.1674-8042.2021.01.002
作者姓名:王国栋  李锦明  郑志旺  田登辉
作者单位:中北大学 仪器与电子学院,山西太原 030051
摘    要:设计了一种用于近地空间通信的CCSDS标准下编码速率为7/8的(8176,7154)低密度奇偶校验(Low density parity check,LDPC)编码器。基于LDPC编码理论,完成了基于现场可编辑逻辑门阵列(Field-programmable gate array,FPGA)的编码算法设计。利用LDPC生成矩阵的特点,引入循环移位寄存器作为编码电路核心,采用移位寄存器加累加器(Shift-register-adder-accumulator,SRAA)结构实现了矩阵乘法的快速运算,从而构建了以部分并行编码电路为核心的编码模块。此外,还设计了串口输入输出模块、随机存储模块和控制模块,共同组成了编码器系统。最后,利用FPGA完成硬件设计,并进行了仿真和实验验证。结果表明,所设计的LDPC编码器测试结果与理论结果具有一致性。因而该编码系统具有实用性,且设计方法简单、高效。

关 键 词:低密度奇偶校验码  编码器  并行编码  现场可编辑逻辑门阵列  移位寄存器

Design and implementation of LDPC encoder based on FPGA
WANG Guodong,LI Jinming,ZHENG Zhiwang,TIAN Denghui. Design and implementation of LDPC encoder based on FPGA[J]. Journal of Measurement Science and Instrumentation, 2021, 12(1): 12-19. DOI: 10.3969/j.issn.1674-8042.2021.01.002
Authors:WANG Guodong  LI Jinming  ZHENG Zhiwang  TIAN Denghui
Affiliation:(School of Instruments and Electronics, North University of China, Taiyuan 030051, China)
Abstract:A low density parity check (LDPC )encoder with the codes of (8176,7154)and encoding rate of 7/8 under CCSDS standard for near space communication is designed.Based on LDPC encoding theory,the FPGA-based coding algorithm is designed.Based on the characteristics of LDPC generating matrix,the cyclic shift register is introduced as the core of the encoding circuit,and the shift-register-Adder-Accumulator (SRAA)structure is adopted to realize the fast calculation of matrix multiplication,so as to construct the encoding module with partial parallel encoding circuit as the core.In addition,the serial port input and output module,RAM storage module and control module are also designed,which together constitute the encoder system.The design scheme is implemented by FPGA hardware and verified by simulation and experiment.The results show that the test results of the designed LDPC encoder are consistent with the theoretical results.Therefore,the coding system is practical,and the design method is simple and efficient.
Keywords:low-density parity check (LDPC)  encoder  parallel encoding  field-programmable gate array (FPGA)  shift register
本文献已被 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号