首页 | 本学科首页   官方微博 | 高级检索  
     


Scan Test Strategy for Asynchronous-Synchronous Interfaces
Authors:Email author" target="_blank">Octavian?PetreEmail author  Hans G?Kerkhoff
Affiliation:(1) MESA Research Institute, Testable Design and Testing of Microsystems Group, 7500AE Enschede, The Netherlands
Abstract:In the coming years, the well-known synchronous design style will not be able to keep pace with the increase speed and capabilities of integration of advanced processes. New design paradigms, like core reuse of the already designed synchronous modules and asynchronous designs, are considered in order to cope with the ever increasing complexity. The future SoCs will contain multiple synchronous and asynchronous cores. Asynchronous design will become more and more common among digital designers, while synchronous-asynchronous interactions will emerge as a key issue in the future SoC designs.This paper will present test strategies for 2-phase asynchronous-synchronous interfaces and vice versa. It will be shown how test vectors can be automatically generated using commercially available ATPG tools. The generated ATPG vectors will be able to test all stuck-at-faults within the asynchronous-synchronous interfaces.
Keywords:globally asynchronous locally synchronous (GALS)  scan test  asynchronous synchronous interface  synchronizers
本文献已被 SpringerLink 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号