首页 | 本学科首页   官方微博 | 高级检索  
     

一种改进的对抗软错误电路结构设计
引用本文:聂永峰,于东英,曾泽嵘,甘智勇,陈梦远.一种改进的对抗软错误电路结构设计[J].现代电子技术,2011(24):184-187.
作者姓名:聂永峰  于东英  曾泽嵘  甘智勇  陈梦远
作者单位:电子科技大学;
摘    要:给出了一种改进的基于时钟沿的自我检测和纠正的电路结构,以纠正由单粒子翻转(SEU)引起的数据错误。简单概述了已有的检测和纠正SEU的电路结构,并在该电路的基础上提出了改进的电路结构,以实现对触发器以及SRAM等存储器的实时监控,并可以及时纠正其由于SEU引起的数据错误。采用内建命令进行错误注入模拟单粒子翻转对电路的影响。改进的电路与原来的电路相比,以微小的面积和较少的资源换取更高的纠错率。

关 键 词:SEU  检测和纠正  时钟沿  FPGA  触发器

Design of EDAC Circuit Structure Depending on Clock Edge
NIEYong-feng,YU Dong-ying,ZENG Ze-rong,GAN Zhi-yong,CHEN Meng-yuan.Design of EDAC Circuit Structure Depending on Clock Edge[J].Modern Electronic Technique,2011(24):184-187.
Authors:NIEYong-feng  YU Dong-ying  ZENG Ze-rong  GAN Zhi-yong  CHEN Meng-yuan
Affiliation:NIEYong-feng,YU Dong-ying,ZENG Ze-rong,GAN Zhi-yong,CHEN Meng-yuan(University of Electronic Science and Technology of China,Chengdu 610054,China)
Abstract:An improved EDAC circuit structure depending on clock edge is presented to correct the error caused by SEU.The existing EDAC circuit structure is briefly outlined.An improved circuit structure is proposed on the basis of this circuit to implement the real-time monitoring of FF,SRAM and other memorizers,and correct the data errors caused by SEU on time.The built-in instruction is adopted to conduct the fault inject for simulating the effect of SEU on the circuit.The improved circuit achieved equal correction...
Keywords:SEU  EDAC  clock edge  FPGA  FF  
本文献已被 CNKI 维普 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号