首页 | 本学科首页   官方微博 | 高级检索  
     


A 0.65-ns, 72-kb ECL-CMOS RAM macro for a 1-Mb SRAM
Authors:Nambu  H Kanetani  K Idei  Y Masuda  T Higeta  K Ohayashi  M Usami  M Yamaguchi  K Kikuchi  T Ikeda  T Ohhata  K Kusunoki  T Homma  N
Affiliation:Central Res. Lab., Hitachi Ltd., Tokyo;
Abstract:An ultrahigh-speed 72-kb ECL-CMOS RAM macro for a 1-Mb SRAM with 0.65-ns address-access time, 0.80-ns write-pulse width, and 30.24-μm 2 memory cells has been developed using 0.3-μm BiCMOS technology. Two key techniques for achieving ultrahigh speed are an ECL decoder/driver circuit with a BiCMOS inverter and a write-pulse generator with a replica memory cell. These circuit techniques can reduce access time and write-pulse width of the 72-kb RAM macro to 71% and 58% of those of RAM macros with conventional circuits. In order to reduce crosstalk noise for CMOS memory-cell arrays driven at extremely high speeds, a twisted bit-line structure with a normally on MOS equalizer is proposed. These techniques are especially useful for realizing ultrahigh-speed, high-density SRAM's, which have been used as cache and control storages in mainframe computers
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号