首页 | 本学科首页   官方微博 | 高级检索  
     

采用可复位延迟链形成无谐波、快速锁定的延迟锁相环
引用本文:孙肖林.采用可复位延迟链形成无谐波、快速锁定的延迟锁相环[J].现代电子技术,2010,33(24):4-6.
作者姓名:孙肖林
作者单位:三江学院电子信息工程学院;
摘    要:为提高锁定速度,一种带单步复位(RES)延迟链的全数位延迟锁相环(ADDLL)得以发展。随着新的可复位技术的发展,DLL快速锁定和无谐波的特点逐渐显现。主要在常见的DLL电路中加入可复位延迟链,采用SI MC 180 nmCOMS工艺,并采用Synopsys的HSI M仿真器对电路进行仿真。仿真结果显示,改进的DLL工作频率范围可达50~250 MHz,锁定时间明显减小,且无谐波信号。

关 键 词:延迟锁相回路  延迟链  快速锁定  无谐波

A Delay-locked Loop with Harmonic-free and Fast-locking Based on Resettable Delay Line
SUN Xiao-lin.A Delay-locked Loop with Harmonic-free and Fast-locking Based on Resettable Delay Line[J].Modern Electronic Technique,2010,33(24):4-6.
Authors:SUN Xiao-lin
Affiliation:SUN Xiao-lin(College of Electronic &information Engineering,Sanjiang University,Nanjing 210012,China)
Abstract:An all digital delay-locked loop(ADDLL) with "reset in every step"(RES) delay line is developed in order to reduce the locking time.Due to the novel resettable mechanism of delay line,the DLL has the property of fast-locking and harmonic-free.According to the simulation results in SMIC 180 nm CMOS technology,the proposed delay-locked loop(DLL) can cover the operating range from 50~250 MHz.
Keywords:delay-locked loop  delay line  fast-locking  harmonic-free  
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号