A 667-Mb/s operating digital DLL architecture for 512-Mb DDR SDRAM |
| |
Authors: | Hamamoto T. Furutani K. Kubo T. Kawasaki S. Iga H. Kono T. Konishi Y. Yoshihara T. |
| |
Affiliation: | Memory Design Dept., Renesas Technol. Corp., Hyogo, Japan; |
| |
Abstract: | This paper describes an all-digital delay-locked loop (DLL) architecture for over 667 Mb/s operating double-data-rate (DDR) type SDRAMs, which suppresses skews and jitters. Two novel replica adjusting techniques are introduced, in which timing skews caused by the clock input and data output circuits are reduced by a hierarchical phase comparing architecture and a replica check method with slow tester. Further, an improved phase interpolating method suppresses jitters caused by a boundary of the fine and coarse delays. A 512-Mb test device is fabricated using a 0.13-/spl mu/m DRAM process technology, in which skew and jitter suppressed 667-Mb/s (333-MHz) DDR operation has been verified. |
| |
Keywords: | |
|
|