HotSpot: a compact thermal modeling methodology for early-stage VLSI design |
| |
Authors: | Wei Huang Ghosh S. Velusamy S. Sankaranarayanan K. Skadron K. Stan M.R. |
| |
Affiliation: | Charles L. Brown Dept. of Electr. & Comput. Eng., Virginia Univ., Charlottesville, VA, USA; |
| |
Abstract: | This paper presents HotSpot-a modeling methodology for developing compact thermal models based on the popular stacked-layer packaging scheme in modern very large-scale integration systems. In addition to modeling silicon and packaging layers, HotSpot includes a high-level on-chip interconnect self-heating power and thermal model such that the thermal impacts on interconnects can also be considered during early design stages. The HotSpot compact thermal modeling approach is especially well suited for preregister transfer level (RTL) and presynthesis thermal analysis and is able to provide detailed static and transient temperature information across the die and the package, as it is also computationally efficient. |
| |
Keywords: | |
|
|