首页 | 本学科首页   官方微博 | 高级检索  
     


A 33-ns 64-Mb DRAM
Authors:Oowaki   Y. Tsuchida   K. Watanabe   Y. Takashima   D. Ohta   M. Nakano   H. Watanabe   S. Nitayama   A. Horiguchi   F. Ohuchi   K. Masuoka   F.
Affiliation:Toshiba Corp., Kawasaki;
Abstract:A 64-Mb CMOS dynamic RAM (DRAM) measuring 176.4 mm2 has been fabricated using a 0.4-μm N-substrate triple-well CMOS, double-poly, double-polycide, double-metal process technology. The asymmetrical stacked-trench capacitor (AST) cells, 0.9 μm×1.7 μm each, are laid out in a PMOS centered interdigitated twisted bit-line (PCITBL) scheme that achieves both low noise and high packing density. Three circuit techniques were developed to meet high-speed requirements. Using the preboosted word-line drive-line technique, a bypassed sense-amplifier drive-line scheme, and a quasi-static data transfer technique, a typical RAS access time of 33 ns and a typical column address access time of 15 ns have been achieved
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号