首页 | 本学科首页   官方微博 | 高级检索  
     

一种H.264去块效应滤波器的硬件结构
引用本文:顾梅花,姜婵. 一种H.264去块效应滤波器的硬件结构[J]. 西北纺织工学院学报, 2011, 0(5): 702-707
作者姓名:顾梅花  姜婵
作者单位:[1]西安工程大学电子信息学院,陕西西安710048 [2]西安理工大学自动化与信息工程学院,陕西西安710048
基金项目:陕西省教育厅专项科研项目(2010JK558)
摘    要:为平衡边界处理中数据依赖关系与宏块滤波速度的矛盾,提出一种H.264去块滤波的硬件结构,48条边界按照一种有效的顺序流水线处理,2个像素样本行数据并行滤波计算;滤波计算过程分为5个阶段,各阶段之间采用流水线结构,很好地平衡了各个阶段的操作过程.在SMIC0.131xmCMOS工艺库下的综合结果表明,电路在300MHz的时钟频率下消耗12.33×10^3个逻辑门,对于分辨率为3840×2160的超高清视频,处理速度可以达到86帧/s,可以满足其实时编码需求.

关 键 词:H.264  去块滤波  硬件结构

An efficient hardware architecture for H. 264 deblocking filter
GU Mei-hua,JIANG Chan. An efficient hardware architecture for H. 264 deblocking filter[J]. Journal of Northwest Institute of Textile Science and Technology, 2011, 0(5): 702-707
Authors:GU Mei-hua  JIANG Chan
Affiliation:1. School of Electronics and Information, Xi'an Polytechnic University, Xi'an 710048, China; 2. School of Automation and Information Engineering, Xi'an University of Technology, Xi'an 710048 ,China)
Abstract:A hardware architecture for H. 264 deblocking filter is proposed, in order to balance the conflict between the dependency relationship of adjacent data and the processing speed, the 48 edges are processed in pipeline with an effective order; the data from two pixel-lines are filtered in parallel. In addition, a 5-stage pipelined structure is employed by the filtering computation to balance the operation procedure of each stage. While working at eloek frequency of 300 MHz, synthesized under 0. 13 Ixm CMOS standard cell technology, the proposed architecture can process the picture of 3 840 × 2 160 with 86 frame/s, which easily meets the throughput requirements of real time coding, while consumes only 12. 33 × 103 gates.
Keywords:H. 264  deblocking filter  hardware architecture
本文献已被 维普 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号