首页 | 本学科首页   官方微博 | 高级检索  
     

一种用于E1接口的全数字锁相环
引用本文:许家榆,黄启俊,罗将,王豪,常胜,何进.一种用于E1接口的全数字锁相环[J].微电子学,2017,47(5):658-661.
作者姓名:许家榆  黄启俊  罗将  王豪  常胜  何进
作者单位:武汉大学 物理科学与技术学院, 武汉 430072,武汉大学 物理科学与技术学院, 武汉 430072,武汉大学 物理科学与技术学院, 武汉 430072,武汉大学 物理科学与技术学院, 武汉 430072,武汉大学 物理科学与技术学院, 武汉 430072,武汉大学 物理科学与技术学院, 武汉 430072
基金项目:国家自然科学基金资助项目(61204096,4);中国博士后科学基金资助项目(2012T50688);中央高校基本科研项目(2042015kf0174,4kf0238);湖北省自然科学基金资助项目(2014CFB694);江苏省科学基金资助项目(BK20141218)
摘    要:提出了一种从E1信号中提取时钟的全数字锁相环。该锁相环结构简单、易于实现、可靠性高,提取的时钟信号的抖动和漂移均满足ITU-T G.823的要求。建立了相位传递数学模型,对电路的原理进行了分析。对该锁相环进行了实验验证,结果表明,在满足ITU-T相关建议的情况下,该电路完全可以从E1信号中提取时钟。

关 键 词:E1接口    全数字锁相环    FPGA    序列滤波器    数控振荡
收稿时间:2016/11/17 0:00:00

An All Digital Phase Locked Loop for E1 Interface
XU Jiayu,HUANG Qijun,LUO Jiang,WANG Hao,CHANG Sheng and HE Jin.An All Digital Phase Locked Loop for E1 Interface[J].Microelectronics,2017,47(5):658-661.
Authors:XU Jiayu  HUANG Qijun  LUO Jiang  WANG Hao  CHANG Sheng and HE Jin
Affiliation:School of Physics and Technology, Wuhan University, Wuhan 430072, P. R. China,School of Physics and Technology, Wuhan University, Wuhan 430072, P. R. China,School of Physics and Technology, Wuhan University, Wuhan 430072, P. R. China,School of Physics and Technology, Wuhan University, Wuhan 430072, P. R. China,School of Physics and Technology, Wuhan University, Wuhan 430072, P. R. China and School of Physics and Technology, Wuhan University, Wuhan 430072, P. R. China
Abstract:An all digital phase locked loop (ADPLL) which was used to recover the clock from E1 signal was proposed. This ADPLL featured simple structure and high reliability. It was easy to implement. Both the jitter and drift of the recovered clock signal could meet the requirements of ITU-T G.823. The mathematical model of phase transfer was established to analyze the principle of the proposed circuit. The phase locked loop was verified experimentally. Results showed that the clock could be recovered from E1 signal while the relevant recommendations of ITU-T was satisfied.
Keywords:E1 interface  All digital phase locked loop  FPGA  Sequence filter  Digitally controlled oscillator
点击此处可从《微电子学》浏览原始摘要信息
点击此处可从《微电子学》下载全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号