首页 | 本学科首页   官方微博 | 高级检索  
     


Scaling planar silicon devices
Authors:Ching-Te Chuang Bernstein  K Joshi  RV Puri  R Kim  K Nowak  EJ Ludwig  T Aller  I
Affiliation:IBM T. J. Watson Res. Center, Yorktown Heights, NY, USA;
Abstract:The generation-over-generation scaling of critical CMOS technology parameters is ultimately bound by nonscalable limitations, such as the thermal voltage and the elementary electronic charge. Sustained improvement in performance and density has required the introduction of new device structures and materials. Partially depleted SOI, a most recent MOSFET innovation, has extended VLSI performance while introducing unique idiosyncrasies. Fully depleted SOI is one logical extension of this device design direction. Gate dielectric tunneling, device self-heating, and single-event upsets present developers of these next-generation devices with new challenges. Strained silicon and high-permittivity gate dielectric are examples of new materials that will enable CMOS developers to continue to deliver device performance enhancements in the sub-100 nm regime.
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号