首页 | 本学科首页   官方微博 | 高级检索  
     

SoC芯片FPGA原型的软硬件协同验证
引用本文:程翼胜. SoC芯片FPGA原型的软硬件协同验证[J]. 单片机与嵌入式系统应用, 2017, 0(11): 7-10,13
作者姓名:程翼胜
作者单位:重庆邮电大学通信与信息工程学院,重庆,400065
摘    要:在IC设计中,验证占据着举足轻重的地位.为了达到高效率、高可靠性的验证结果,保证芯片在流片的成功率,引入了FPGA原型验证技术.本文以一款低功耗报警器SoC为对象,首先简单介绍了低功耗报警器SoC芯片的系统架构,然后详细说明了报警器SoC芯片FPGA原型验证的具体实现.利用软硬件协同验证方法,验证了报警器SoC芯片模块的功能以及系统验证.

关 键 词:SoC  FPGA  原型验证

FPGA Prototype Hardware/Software Co-verification Based on SoC
Abstract:In the IC design,the verification occupies a pivotal position.In order to achieve high efficiency and high reliability of the verification results to ensure that the chip in the success rate of the chip,FPGA prototype verification technology is introduced.In this paper,based on a low-power alarm SoC chip,first of all,a brief introductionof the low-power alarm SoC chip system architecture is introduced,and then the specific implementation of the alarm SoC chip FPGA prototype verification is descriped in detail.The function of the SoC chip module and the system verification are verified by the hardware and software co-verification method.
Keywords:SoC  FPGA  prototype verification
本文献已被 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号