Offset-trimming bit-line sensing scheme for gigabit-scale DRAM's |
| |
Authors: | Jung-Won Sub Kwang-Myoung Rho Chan-Kwang Park Yo-Hwan Koh |
| |
Affiliation: | Memory R&D Div., Hyundai Electron. Ind. Co. Ltd., Kyoungji; |
| |
Abstract: | A new offset-trimming bit-line sensing scheme is described which is suitable for gigabit-scale DRAM's. This sensing scheme can suppress the sensitivity degradation caused by the large electrical parameter variation of deep submicron transistors. The effective offset voltage dependence on trimming time is analyzed and verified with simulation results. As compared with a conventional direct sensing scheme, the proposed scheme shows remarkable improvement on the sensitivity. A test device was fabricated with a 0.25 μm CMOS technology and its measurement results indicate the successful operation of offset-trimming |
| |
Keywords: | |
|
|