首页 | 本学科首页   官方微博 | 高级检索  
     


A 100-MHz 4-Mb cache DRAM with fast copy-back scheme
Authors:Dosaka   K. Konishi   Y. Hayano   K. Himukashi   K. Yamazaki   A. Iwamoto   H. Kumanoya   M. Hamano   H. Yoshihara   T.
Affiliation:Mitsubishi Electric Corp., Itami;
Abstract:A 4-Mb cache dynamic random access memory (CDRAM), which integrates 16-kb SRAM as a cache memory and 4-Mb DRAM into a monolithic circuit, is described. This CDRAM has a 100-MHz operating cache, newly proposed fast copy-back (FCB) scheme that realizes a three times faster miss access time over with the conventional copy-back method, and maximized mapping flexibility. The process technology is a quad-polysilicon double-metal 0.7-μm CMOS process, which is the same as used in a conventional 4-Mb DRAM. The chip size of 82.9 mm2 is only a 7% increase over the conventional 4-Mb DRAM. The simulated system performance indicated better performance than a conventional cache system with eight times the cache capacity
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号