首页 | 本学科首页   官方微博 | 高级检索  
     

一种基于DDS+PLL结构的频率合成器的设计
引用本文:蒋涛,唐宗熙,张彪.一种基于DDS+PLL结构的频率合成器的设计[J].电子测量与仪器学报,2009,23(10):91-95.
作者姓名:蒋涛  唐宗熙  张彪
作者单位:电子科技大学电子工程学院,成都,610054
摘    要:讨论了一种输出频带宽、跳频速度快、相位噪声低、频率分辨率高的频率合成器的设计方法。该设计采用DDS+PLL结构,在对单片机的输出信号进行电平转换后采用并行数据控制方式对DDS芯片进行置数,并通过仿真软件设计了环路滤波器和DDS后级低通滤波器,改善了输出信号的相位噪声和杂散性能。基于该方法研制实现了输出频率范围为700~1200MHz的宽带频率合成器,实验结果表明该频率合成器输出功率大于+4dBm,环路锁定时间为14μs,输出信号相位噪声优于-94dBc/Hz@1kHz,近端杂散抑制度大于-59dBc。

关 键 词:DDS  锁相环  宽带

Design of frequency synthesizer based on DDS+PLL
Jiang Tao Tang Zongxi Zhang Biao.Design of frequency synthesizer based on DDS+PLL[J].Journal of Electronic Measurement and Instrument,2009,23(10):91-95.
Authors:Jiang Tao Tang Zongxi Zhang Biao
Affiliation:Jiang Tao Tang Zongxi Zhang Biao (Electronic Engineering School of UESTC, Chengdu 610054, China)
Abstract:A method to develop a frequency synthesizer with wide band, fast frequency switching speed, high frequency resolution and low phase noise is discussed. This method is based on the DDS+PLL structure. Parallel programming mode is used and the signal from the MCU is been switched to control DDS. The loop filter is optimized to have low phase noise performance and the computer emulation technology is used to design the lowpass filter. A frequency synthesizer sweeping from 700MHz to 1200MHz is been made. Experimental result shows that the output power is over +4dBm, frequency switching time is 14μs, phase noise is better than-94dBc/Hz@1kHz and the spurious suppression is more than-59dBc.
Keywords:DDS
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号