首页 | 本学科首页   官方微博 | 高级检索  
     


Real-time H.264/AVC baseline decoder implementation on TMS320C6416
Authors:Imen Werda  Taheni Dammak  Thierry Grandpierre  Mohamed Ali Ben Ayed  Nouri Masmoudi
Affiliation:1. University of Sfax, National School of Engineering, 3038, Sfax, Tunisia
2. ESIEE??IGM LabInfo UMR 8049, Cit?? Descartes, Noisy le Grand, 93162, Paris, France
3. University of Sfax, High Institute of Electronics and Communication, 3018, Sfax, Tunisia
Abstract:The H.264/AVC Advanced Video Coding standard (AVC) is poised to enable a wide range of applications. However, its increased complexity creates a big challenge for efficient software implementations. This work develops and optimises the H.264/AVC video decoder level two on the TMS320C6416 Digital Signal Processor (DSP) for video conference applications. In order to accelerate the decoding speed, several algorithmic optimisations have been ported to inverse entropy decoding and intra-prediction modules. The parallelism between algorithm execution and data transfers was fully exploited using Enhanced Direct Memory Access (EDMA) engine. Furthermore, based on the DSP architectural features, various core-specific optimisation techniques were adopted leading to an increase in speed by up to 70%. Intensive experimental tests prove that a real-time decoding on TMS320C6416 DSP running at 720?MHz is obtained for Common Intermediate Format resolution (CIF 352?×?288).
Keywords:
本文献已被 SpringerLink 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号