Design and Implementation of the PAPRICA Parallel Architecture |
| |
Authors: | A. Broggi, G. Conte, F. Gregoretti, C. Sansoè , R. Passerone L.M. Reyneri |
| |
Affiliation: | (1) Dipartimento di Ingegneria dell'Informazione, Università di Parma, Italy;(2) Dipartimento di Elettronica, Politecnico di Torino, Italy |
| |
Abstract: | In this paper PAPRICA, a massively parallel coprocessor devoted to the analysis of bitmapped images is presented considering first the computational model, then the architecture and its implementation, and finally the performance analysis. The main goal of the project was to develop a subsystem to be attached to a standard workstation and to operate as a specialized processing module in dedicated systems. The computational model is strongly related to the concepts of mathematical morphology, and therefore the instruction set of the processing units implements basic morphological transformations. Moreover, the specific processor virtualization mechanism allows to handle and process multiresolution data sets. The actual implementation consists of a mesh of 256 single bit processing units operating in a SIMD style and is based on a set of custom VLSI circuits. The architecture comprises specific hardware extensions that significantly improved performances in real-time applications. |
| |
Keywords: | |
本文献已被 SpringerLink 等数据库收录! |
|