首页 | 本学科首页   官方微博 | 高级检索  
     


Development of Low Power Cryogenic Readout Integrated Circuits Using Fully-Depleted-Silicon-on-Insulator CMOS Technology for Far-Infrared Image Sensors
Authors:T Wada  H Nagata  H Ikeda  Y Arai  M Ohno  K Nagase
Affiliation:1. Institute of Space and Astronautical Science, Japan Aerospace Exploration Agency, Sagamihara, Kanagawa, 252-5210, Japan
2. High Energy Accelerator Research Organization, Tsukuba, Ibaraki, 305-0801, Japan
3. National Institute of Advanced Industrial Science and Technology, Tsukuba, Ibaraki, 305-8568, Japan
4. The Graduate University for Advanced Studies, Sagamihara, Kanagawa, 252-5210, Japan
Abstract:We are developing low power cryogenic readout integrated circuits (ROICs) for large format far-infrared image sensors using fully-depleted-silicon-on-insulator (FD-SOI) CMOS technology. We have evaluated the characteristics of MOS FETs fabricated by the FD-SOI CMOS technology and have found that both p-ch and n-ch FETs show good static performance below the liquid helium temperature, where n-ch FETs fabricated by conventional bulk-CMOS technology usually suffer from anomalous behaviors such as kink and hysteresis. We have also designed and fabricated an operational amplifier (OP-AMP) and have successfully demonstrated that the OP-AMP works at the liquid helium temperature with an open loop gain of 7000 and a power consumption of 1.3 μW. The noise is dominated by mainly 1/f and has a value of at?1?Hz.
Keywords:
本文献已被 SpringerLink 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号