首页 | 本学科首页   官方微博 | 高级检索  
     


Low‐Power 512‐Bit EEPROM Designed for UHF RFID Tag Chip
Authors:Jae‐Hyung Lee  Ji‐Hong Kim  Gyu‐Ho Lim  Tae‐Hoon Kim  Jung‐Hwan Lee  Kyung‐Hwan Park  Mu‐Hun Park  Pan‐Bong Ha  Young‐Hee Kim
Abstract:In this paper, the design of a low‐power 512‐bit synchronous EEPROM for a passive UHF RFID tag chip is presented. We apply low‐power schemes, such as dual power supply voltage (VDD=1.5 V and VDDP=2.5 V), clocked inverter sensing, voltage‐up converter, I/O interface, and Dickson charge pump using Schottky diode. An EEPROM is fabricated with the 0.25 μm EEPROM process. Power dissipation is 32.78 μW in the read cycle and 78.05 μW in the write cycle. The layout size is 449.3 μm × 480.67 μm.
Keywords:Low‐power  EEPROM  UHF RFID  tag chip  sensing scheme  dual power  charge pump
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号