首页 | 本学科首页   官方微博 | 高级检索  
     


Design for Testability Techniques at the Behavioral and Register-Transfer Levels
Authors:Sujit Dey  Anand Raghunathan  Kenneth D Wagner
Affiliation:(1) Department of ECE, University of California, San Diego, La Jolla, CA, 92093;(2) C&C Research Labs, NEC USA, Princeton, NJ, 08540;(3) Siemens Microelectronics Inc, San Jose, CA
Abstract:Improving testability during the early stages of the design flow can have several benefits, including significantly improved fault coverage, reduced test hardware overheads, and reduced design iteration times. This paper presents an overview of high-level design methodologies that consider testability during the early (behavior and architecture) stages of the design flow, and their testability benefits. The topics reviewed include behavioral and RTL test synthesis approaches that generate easily testable implementations targeting ATPG (full and partial scan) and BIST methodologies, and techniques to use high-level information for ATPG.
Keywords:behavioral synthesis for testability  behavioral synthesis for BIST  design for testability  high-level test generation  RTL synthesis for testability
本文献已被 SpringerLink 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号