首页 | 本学科首页   官方微博 | 高级检索  
     

一种DSP指令Cache的功耗优化策略
引用本文:单悦尔,杨兵,于宗光,曹华锋. 一种DSP指令Cache的功耗优化策略[J]. 电子器件, 2015, 38(1)
作者姓名:单悦尔  杨兵  于宗光  曹华锋
作者单位:1. 江南大学物联网学院,江苏 无锡214122; 中国电子科技集团公司第五十八研究所,江苏 无锡214035
2. 江南大学物联网学院,江苏 无锡,214122
基金项目:江苏省333工程科研项目
摘    要:高性能DSP器件对功耗指标要求越来越高,功耗主要来源于对存储空间的访问,因此提出了一种改进型Cache功耗优化策略,实现了对指令Cache的分阶段访问,同时兼顾了Cache的动态功耗和静态漏流功耗的优化,改进了传统的基于非分阶段访问的按需唤醒策略NPOWP(Non-Phased Cache with On-Demand Wakeup Prediction)显著影响处理器性能的缺点。设计应用于DSP设计的4路组相连昏睡指令Cache中,使用基于分阶段访问的按需唤醒策略POWP(Phased Cache with On-Demand Wakeup Prediction)策略平均可降低75.4%的指令Cache功耗,降低6.7%的处理器总功耗,性能损失仅为0.77%.

关 键 词:DSP  Cache功耗优化  NPOWP策略  静态漏流功耗  功率优化策略

A Power Optimization Strategy of Directive Cache on DSP
SHAN Yueer,YANG Bing,YU Zongguang,CAO Huafeng. A Power Optimization Strategy of Directive Cache on DSP[J]. Journal of Electron Devices, 2015, 38(1)
Authors:SHAN Yueer  YANG Bing  YU Zongguang  CAO Huafeng
Abstract:Power target has become much stricter for high-performance DSP design. An improved Cache power optimization strategy is put forward, directive Cache phased access is realized, and at the same time, the optimization of power cache and static leakage power is taken into account, which improves traditional optimization methods to raise processor performance. As a result, traditional NPOWP strategy has a significant affect on the processor performance. According to the results of different strategy simulations, it is applied to the design of a four-group connected instructions Cache, using the POWP strategy can reduce the average 75.4% of the instruction Cache power and the total processor power consumption 6.7% with the performance loss of only 0.77% .
Keywords:DSP  cache power optimization  NPOWP strategy  static leakage power  power optimization strategy
本文献已被 万方数据 等数据库收录!
点击此处可从《电子器件》浏览原始摘要信息
点击此处可从《电子器件》下载免费的PDF全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号