首页 | 本学科首页   官方微博 | 高级检索  
     


Performance estimation of sub-30 nm junctionless tunnel FET (JLTFET)
Authors:Punyasloka Bal  M W Akram  Partha Mondal  Bahniman Ghosh
Affiliation:1. Department of Electrical Engineering, Indian Institute of Technology Kanpur, Kanpur, 208016, India
2. Microelectronics Research Center, University of Texas at Austin, 10100 Burnet Road, Austin, TX, 78758, USA
Abstract:In this paper we examined the short channel behavior of junction less tunnel field effect transistor (JLTFET) and a comparison was made with the conventional MOSFET on the basis of variability of device parameter. The JLTFET is a heavily doped junctionless transistor which uses the concept of tunneling, by narrowing the barrier between source and channel of the device, to turn the device ON and OFF. The JLTFET exhibits an improved subthreshold slope (SS) of 24 mV/decade and drain-induced barrier lowering (DIBL) of 38 mV/V as compared to SS of 73 mV/decade and DIBL of 98 mV/V for the conventional MOSFET. The simulation result shows that the impact of length scaling on threshold voltage for JLTFET is very less as compared to MOSFET. Even a JLTFET with gate length of 10 nm has better SS than MOSFET with gate length of 25 nm, which enlightens the superior electrostatic integrity and better scalability of JLTFET over MOSFET.
Keywords:
本文献已被 SpringerLink 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号