首页 | 本学科首页   官方微博 | 高级检索  
     


An area-efficient 55 nm 10-bit 1-MS/s SAR ADC for battery voltage measurement
Authors:Chen Hongming  Hao Yueguo  Zhao Long and Cheng Yuhua
Affiliation:Chen Hongming Hao Yueguo Zhao Long and Cheng Yuhua 1 Shanghai Research Institute of Microelectronics (SHRIME), Peking University, Shanghai 201203, China z School of Information Science and Technology, Peking University, Beijing 100871, China
Abstract:An area-efficient CMOS 1-MS/s 10-bit charge-redistribution SAR ADC for battery voltage measurement in a SoC chip is proposed. A new DAC architecture presents the benefits of a low power approach without applying the common mode voltage. The threshold inverter quantizer (TIQ)-based CMOS Inverter is used as a comparator in the ADC to avoid static power consumption which is attractive in battery-supply application. Sixteen level-up shifters aim at converting the ultra low core voltage control signals to the higher voltage level analog circuit in a 55 nm CMOS process. The whole ADC power consumption is 2.5 mW with a maximum input capacitance of 12 pF in the sampling mode. The active area of the proposed ADC is 0.0462 mm and it achieves the SFDR and ENOB of 65.6917 dB and 9.8726 bits respectively with an input frequency of 200 kHz at 1 MS/s sampling rate.
Keywords:successive approximation register  analog-to-digital converter  charge redistribution  threshold inverter quantizer
本文献已被 CNKI 维普 等数据库收录!
点击此处可从《半导体学报》浏览原始摘要信息
点击此处可从《半导体学报》下载全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号