Process Optimization of Radiation-Hardened CMOS Integrated Circuits |
| |
Authors: | Derbenwick G. F. Gregory B. L. |
| |
Affiliation: | Sandia Laboratories, Albuquerque, New Mexico 87115; |
| |
Abstract: | The effects of processing steps on the radiation hardness of MOS devices have been systematically investigated. Quantitative relationships between the radiation-induced voltage shifts and processing parameters have been determined, where possible. Using the results of process optimization, a controlled baseline fabrication process for aluminum-gate CMOS has been defined. CMOS inverters which can survive radiation exposures well in excess of 108 rads (Si) have been fabricated. Restrictions that the observed physical dependences place upon possible models for the traps responsible for radiation-induced charging in SiO2 are discussed. |
| |
Keywords: | |
|
|