首页 | 本学科首页   官方微博 | 高级检索  
     


Design,modelling, and simulation of a floating gate transistor with a novel security feature
H. Zandipour, M. Madani. Design, modelling, and simulation of a floating gate transistor with a novel security feature[J]. Journal of Semiconductors, 2020, 41(10): 102105. doi: 10.1088/1674-4926/41/10/102105 H Zandipour, M Madani, Design, modelling, and simulation of a floating gate transistor with a novel security feature[J]. J. Semicond., 2020, 41(10): 102105. doi: 10.1088/1674-4926/41/10/102105.Export: BibTex EndNote
Authors:H. Zandipour  M. Madani
Affiliation:1. Department of Physics, Georgia Southern University, Savannah, GA 31419, USA;2. Department of Electrical Engineering, University of Louisiana at Lafayette, Lafayette, LA 70504, USA
Abstract:This study proposes a new generation of floating gate transistors (FGT) with a novel built-in security feature. The new device has applications in guarding the IC chips against the current reverse engineering techniques, including scanning capacitance microscopy (SCM). The SCM measures the change in the C–V characteristic of the device as a result of placing a minute amount of charge on the floating gate, even in nano-meter scales. The proposed design only adds a simple processing step to the conventional FGT by adding an oppositely doped implanted layer to the substrate. This new structure was first analyzed theoretically and then a two-dimensional model was extracted to represent its C–V characteristic. Furthermore, this model was verified with a simulation. In addition, the C–V characteristics relevant to the SCM measurement of both conventional and the new designed FGT were compared to discuss the effectiveness of the added layer in masking the state of the transistor. The effect of change in doping concentration of the implanted layer on the C–V characteristics was also investigated. Finally, the feasibility of the proposed design was examined by comparing its I–V characteristics with the traditional FGT.
Keywords:floating gate transistor (FGT)   scanning capacitance microscopy (SCM)   metal–oxide–semiconductor (MOS) capacitance   non-volatile memory (NVM)   reverse engineering
点击此处可从《半导体学报》浏览原始摘要信息
点击此处可从《半导体学报》下载全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号