首页 | 本学科首页   官方微博 | 高级检索  
     

百万门系统级芯片的时钟树设计
引用本文:张玲,王澧.百万门系统级芯片的时钟树设计[J].电子与封装,2014,14(12):21-24.
作者姓名:张玲  王澧
作者单位:中国电子科技集团公司第58研究所,江苏无锡,214035
摘    要:层次化设计是片上集成芯片开发采用的主流方法,它是一种自底向上的流程。但层次化设计也带来了时钟树设计难以掌握的问题。针对一款复杂So C系统芯片时钟树设计,详细分析了层次化时钟树综合需要解决的关键点,并提出有效的解决方案。实验表明该方案可以迅速实现时钟树收敛,提高设计效率。

关 键 词:SoC  时钟树综合  层次化  信号完整性

Clock Tree Design Process for SoC
ZHANG Ling,WANG Li.Clock Tree Design Process for SoC[J].Electronics & Packaging,2014,14(12):21-24.
Authors:ZHANG Ling  WANG Li
Affiliation:(China Electronics Technology Group Corporation No.58 Research Institute, Wuxi 214035, China)
Abstract:Hierarchical design is a complex method adopted by the So C development, it is a bottom-up process, but the hierarchical design also brings the problem of the clock tree design. In the paper, analysis the clock tree design process in a complex So C system chip, detailed analysis the key difficulties of the hierarchical clock tree synthesis, and puts forward the effective solution. The experimental results show that the design scheme can quickly reach clock tree convergence and improve design efficiency.
Keywords:SoC  clock tree synthesis  hierarchical  signal integrity
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号