首页 | 本学科首页   官方微博 | 高级检索  
     

引信体目标视频回波模拟器SDRAM控制器的FPGA设计
引用本文:郑哲,李加琪,吴嗣亮.引信体目标视频回波模拟器SDRAM控制器的FPGA设计[J].微电子学,2005,35(1):102-104.
作者姓名:郑哲  李加琪  吴嗣亮
作者单位:北京理工大学,电子工程系,北京,100081
摘    要:针对引信体目标视频回波模拟器中高速大数据量传输、下载和存储的需要,提出了用现场可编程门阵列(FPGA)设计SDRAM控制器的方案和方法.该控制器与常规SDRAM控制器不同,它以长度120个字为一组进行突发(Burst)的读写,内部操作也不同于整页的读、写操作机制,而是采用了内部计数器到固定周期数给出截断(Terminate)和预充电(Precharge)命令的一种操作方式.经验证,该控制器在片工作频率可达100MHz,满足了引信体目标视频回波模拟系统对引信与目标的相对运动参数预先产生回波数据的高速大数据量下载的要求.

关 键 词:模拟器  SDRAM控制器
文章编号:1004-3365(2005)01-0102-03

FPGA Design of SDRAM Controller for Wireless Fusee Body-Target Video Frequency Echo Simulator
ZHENG Zhe,LI Jia-qi,WU Si-liang.FPGA Design of SDRAM Controller for Wireless Fusee Body-Target Video Frequency Echo Simulator[J].Microelectronics,2005,35(1):102-104.
Authors:ZHENG Zhe  LI Jia-qi  WU Si-liang
Abstract:A SDRAM controller for wireless fusee body-target video frequency echo simulator is designed based on FPGA. In this SDRAM controller, the burst length is 120 words, and its internal operation is also different from the full page burst,which adopts inner logic to send out terminate and precharge commands at fixed period- It has been demonstrated that the controller can achieve an operating frequency up to 100 MHz, satisfying the demand of the system for high-speed download of large volume of data.
Keywords:FPGA  SDRAM
本文献已被 CNKI 维普 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号