首页 | 本学科首页   官方微博 | 高级检索  
     


A 23-ns 4-Mb CMOS SRAM with 0.2-μA standby current
Authors:Sasaki  K Ishibashi  K Shimohigashi  K Yamanaka  T Moriwake  N Honjo  S Ikeda  S Koike  A Meguro  S Minato  O
Affiliation:Hitachi Ltd., Tokyo;
Abstract:A 4-Mb CMOS SRAM having 0.2-μA standby current at a supply voltage of 3 V has been developed. Current-mirror/PMOS cross-coupled cascade sense-amplifier circuits have achieved the fast address access time of 23 ns. A new noise-immune data-latch circuit has attained power-reduction characteristics at a low operating cycle time without access delay. A 0.5-μm CMOS, four-level poly, two-level metal technology with a polysilicon PMOS load memory cell, yielded a small cell area of 17 μm2 and the very small standby current. A quadruple-array, word-decoder architecture allowed a small chip area of 122 mm2
Keywords:
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号